Puzzle Zeitvertreib Beste 4K Filme Beste Multimedia-Lernspiele % SALE %

Substrate Noise Coupling in RFICs


Substrate Noise Coupling in RFICs
132.63 CHF
Versandkostenfrei

Lieferzeit: 7-14 Werktage

  • 10313991


Beschreibung

Abstract. Dedication. Acknowledgements. Vita. List of Tables. List of Figures. Chapter 1. Introduction. Motivation and Research Objectives. Contributions Thesis Organization. Chapter 2. Analysis of Substrate Noise Coupling. Process Regions. Process cross sections. Connection of devices to the substrate. Devices directly connected to the substrate network. Devices indirectly connected to the substrate network. Noise coupling mechanism. Substrate Noise Injection Mechanisms. Substrate Noise Reception Mechanisms. Substrate Noise Transmission Mechanisms. Substrate doping profile tradeoffs. Substrate Model extraction in the IC design flow. Doping Profile Considerations. Substrate model extraction kernels. Finite Difference method. Boundary Element method. Comparison between the two Techniques. Approximations in the Model Extraction Algorithm. Conclusion. Chapter 3. Experimental Data to calibrate the design flow. Introduction. The test chip. Baseline Isolation. Data analysis. Effect of p-guard ring on isolation. Data analysis. Effect of n-guard ring on isolation. Data analysis. Effect of deep n-well on isolation. Data analysis. Effect of deep trench on isolation. Data analysis. De-embedding. Conclusion. Chapter 4. Design Guide for Substrate Noise Isolation for RF Applications Introduction. Isolation in Low resistivity substrate. Isolation vs. Frequency for different isolation structures. Effect of back plane connection on the noise isolation in high resistivity substrates. Substrate Contacts: Front side or Backside? Both. P+ Guard Ring Isolation. Guard Ring Isolation vs. D. Guard Ring grounding scheme. Guard Ring Isolation vs. d. Guard Ring Isolation vs. 'w'. P+ and N+ Guard Rings Isolation. Floor planning techniques to minimize coupling. Circuit techniques to minimize coupling. Active guard rings. Conclusion. Chapter 5. On Chip Inductor Design Flow. Introduction. Integrated Inductors. Inductor Design Flow. Analytical exploration of the design space. Inductor Model and Substrate Parasitics. Calibrating the field solver. Model fit. DFM effects. Impact of bumps. Impact of temperature variation. Impact of process variation. Impact of metal fill. Conclusion. Chapter 6. Case studies for the impact and remedy of substrate noise coupling. Introduction. System Level Case study. Background. Design Data. Block Level Case study. Design details. Device Level Case study. Conclusion. Chapter 7. Conclusion and Future work. Appendix A Scattering Parameters. Appendix B Measurements Setup. Bibliography.

Eigenschaften

Breite: 155
Gewicht: 372 g
Höhe: 235
Seiten: 119
Sprachen: Englisch
Autor: Ahmed Helmy, Mohammed Ismail

Bewertung

Bewertungen werden nach Überprüfung freigeschaltet.

Die mit einem * markierten Felder sind Pflichtfelder.

Ich habe die Datenschutzbestimmungen zur Kenntnis genommen.

Zuletzt angesehen

eUniverse.ch - zur Startseite wechseln © 2021 Nova Online Media Retailing GmbH